Search-engine friendly clone of the
ACL2 documentation
.
Top
Documentation
Books
Boolean-reasoning
Projects
Debugging
Community
Std
Proof-automation
Macro-libraries
ACL2
Interfacing-tools
Hardware-verification
Software-verification
Kestrel-books
X86isa
Program-execution
Sdm-instruction-set-summary
5.50 Uncategorized "Instructions"
5.15 Fused-Multiply-Add (FMA)
5.20 System Instructions
5.19 Intel(R) Advanced Vector Extensions 512 (Intel(R) AVX-512)
5.1 General-Purpose Instructions
5.10 Intel(R) SSE4.1 Instructions
5.13 Intel(R) Advanced Vector Extensions (Intel(R) AVX)
5.7 Intel(R) SSE3 Instructions
5.7.5 Intel(R) SSE3 SIMD Floating-Point LOAD/MOVE/DUPLICATE Instructions
5.7.4 Intel(R) SSE3 SIMD Floating-Point Horizontal ADD/SUB Instructions
5.7.6 Intel(R) SSE3 Agent Synchronization Instructions
5.7.1 Intel(R) SSE3 x87-FP Integer Conversion Instruction
5.7.3 Intel(R) SSE3 SIMD Floating-Point Packed ADD/SUB Instructions
5.7.2 Intel(R) SSE3 Specialized 128-Bit Unaligned Data Load Instruction
5.8 Supplemental Streaming Simd Extensions 3 (SSSE3) Instructions
5.4 MMX Instructions
5.22 Virtual-Machine Extensions
5.6 Intel(R) SSE2 Instructions
5.21 64-Bit Mode Instructions
5.2 X87 FPU Instructions
5.24 Intel(R) Memory Protection Extensions
5.5 Intel(R) SSE Instructions
5.16 Intel(R) Advanced Vector Extensions 2 (Intel(R) AVX2)
5.12 Intel(R) AES-NI And PCLMULQDQ
5.17 Intel(R) Transactional Synchronization Extensions (Intel(R) Tsx)
5.14 16-Bit Floating-Point Conversion
5.18 Intel(R) SHA Extensions
5.11 Intel(R) SSE4.2 Instruction Set
5.3 X87 FPU and SIMD State Management Instructions
5.40 Other ISA Extensions
5.25 Intel(R) Software Guard Extensions
5.27 Control Transfer Terminating Instructions
5.23 Safer Mode Extensions
5.30 Enqueue Store Instructions
5.29 User Interrupt Instructions
5.28 Intel(R) AMX Instructions
5.26 Shadow Stack Management Instructions
5.31 Intel(R) Advanced Vector Extensions 10 Version 1 Instructions
Tlb
Running-linux
Introduction
Asmtest
X86isa-build-instructions
Publications
Contributors
Machine
Implemented-opcodes
To-do
Proof-utilities
Peripherals
Model-validation
Modelcalls
Concrete-simulation-examples
Utils
Debugging-code-proofs
Axe
Execloader
Math
Testing-utilities
Sdm-instruction-set-summary
5.7 Intel(R) SSE3 Instructions
Subsections
Total instructions: 15, Implemented: 1, Unimplemented: 14
Subsection
Implemented
Unimplemented
Total
5.7.1 Intel(R) SSE3 x87-FP Integer Conversion Instruction
0
3
3
5.7.2 Intel(R) SSE3 Specialized 128-Bit Unaligned Data Load Instruction
0
1
1
5.7.3 Intel(R) SSE3 SIMD Floating-Point Packed ADD/SUB Instructions
0
2
2
5.7.4 Intel(R) SSE3 SIMD Floating-Point Horizontal ADD/SUB Instructions
0
4
4
5.7.5 Intel(R) SSE3 SIMD Floating-Point LOAD/MOVE/DUPLICATE Instructions
1
2
3
5.7.6 Intel(R) SSE3 Agent Synchronization Instructions
0
2
2
Subtopics
5.7.5 Intel(R) SSE3 SIMD Floating-Point LOAD/MOVE/DUPLICATE Instructions
5.7.4 Intel(R) SSE3 SIMD Floating-Point Horizontal ADD/SUB Instructions
5.7.6 Intel(R) SSE3 Agent Synchronization Instructions
5.7.1 Intel(R) SSE3 x87-FP Integer Conversion Instruction
5.7.3 Intel(R) SSE3 SIMD Floating-Point Packed ADD/SUB Instructions
5.7.2 Intel(R) SSE3 Specialized 128-Bit Unaligned Data Load Instruction